UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

cancel
Showing results for 
Search instead for 
Did you mean: 
2,507 Views
Registered: ‎04-03-2008

MicroBlaze Maximum frequency in XPS targeting Virtex5

Hi,

 

 While Making an EDK project with Microblaze and its peripherals, targeting the Virtex5-SX95 (xc5vsx95t ff1136 -1), the GUI shows In the System Clock frequency drop-down list that the maximum frequency is 125MHz corresponding this FPGA, can we adjust it to 235 MHz frequency to get the max 280 DMIPS ? (regarding the MicroBlaze Soft Core Processor element performance table on Xilinx website which supports Maximum Performance 280 DMIPS at 235 MHz frequency)

0 Kudos
1 Reply
Xilinx Employee
Xilinx Employee
2,481 Views
Registered: ‎08-01-2007

Re: MicroBlaze Maximum frequency in XPS targeting Virtex5

It depends on the overhead of your system. MB runs at the same clock freq as PLB Bus,

If there is many perioheral on PLB Bus, MB can't reach the max freq.

 

Meanwhile, BSB use the restricted max freq to insure all the design generated from BSB meet the timing. As you can see the BSB design can include Memory, Ethernet, etc, this will lower the overall  freq.

 

So, if you are running a small system, you can change the freq in clockgenerator of  XPS/MHS directly make sure the timing meets.

0 Kudos