01-08-2020 01:46 AM
Hi everybody,
I'm trying to use QSP28 VCU1525 for 100G connection CAUI4, I know I need a 161.1328 MHz clock. In particular I want to use
QSFP0 so GT in Bank 231.
As described in UG1268 v1.4 pag 26 "System Clock and QSFP0 Clock":
CLK1A/B: The QSFP0_CLOCK_P/N clock is an AC-coupled LVDS 156.25-MHz clock wired
to QSFP0 interface GTY bank 231 MGTREFCLK1 P/N input pins K11 and K10.
Since I would like to set the clock to 161MHz I need to control FS pins.
Where Can I find the constraints for this pins?
Where do you route this lines?
Thank you
01-09-2020 05:51 AM
I managed to solve problem using a 1.0 User Guide of VCU1525 in which all the constraints are reported at the end of the document.
Up to now on the xilinx documentation there is only the v1.3 available.
I really don't understand why not all UG versions are documented.
Regards
01-09-2020 05:51 AM
I managed to solve problem using a 1.0 User Guide of VCU1525 in which all the constraints are reported at the end of the document.
Up to now on the xilinx documentation there is only the v1.3 available.
I really don't understand why not all UG versions are documented.
Regards